:H01L21/8238, H03K19/00,

H03K19/0948, H03K19/20

:NA

:NA

:NA

:NA

(19) INDIA

(51) International

Filing Date

**Application Number** 

Filing Date

Filing Date

Number

(61) Patent of Addition to

(86) International Application :NA

(87) International Publication: NA

(62) Divisional to Application :NA

classification

(22) Date of filing of Application :24/01/2024

(43) Publication Date: 23/02/2024

# (54) Title of the invention: POWER EFFICIENT APPROXIMATE 4:2 COMPRESSOR USING CMOS CIRCUIT

(71)Name of Applicant:

## 1)National Institute of Technology Goa

Address of Applicant :Kottamoll Plateau, Cuncolim Municipal Area, Salcete Taluka, South Goa District, State of Goa, Pin 403703 India Cuncolim ------

Name of Applicant : NA Address of Applicant : NA (72)Name of Inventor :

#### 1)Mubarak M

Address of Applicant :Department of Electrical & Electronics Engineering, National Institute of Technology Goa, Kottamoll Plateau, Cuncolim Municipal Area, Salcete Taluka, South Goa District, State of Goa, Pin 403703 India. Cuncolim ------

----

#### 2)Amol D Rahulkar

Address of Applicant: Department of Electrical & Electronics Engineering, National Institute of Technology Goa, Kottamoll Plateau, Cuncolim Municipal Area, Salcete Taluka, South Goa District, State of Goa, Pin 403703 India Cuncolim ---------

----

## 3)T. Veerakumar

Address of Applicant :Department of Electrical & Electronics Engineering, National Institute of Technology Goa, Kottamoll Plateau, Cuncolim Municipal Area, Salcete Taluka, South Goa District, State of Goa, Pin 403703 India Cuncolim -------

----

#### 4)Lokesh Brahmane

Address of Applicant :Department of Electrical & Electronics Engineering, National Institute of Technology Goa, Kottamoll Plateau, Cuncolim Municipal Area, Salcete Taluka, South Goa District, State of Goa, Pin 403703 India Cuncolim ------

## (57) Abstract:

The present invention discloses a power-efficient CMOS transistor circuit (100) configured as a 4:2 compressor is disclosed. This circuit (100) significantly reduces power consumption and optimizes transistor count, making power efficient approximate 4:2 compressor ideal for image processing applications. The design maintains adequate accuracy metrics, making it a valuable asset in the field of digital signal processing. The compressor excludes the use of an EXOR gate, a common feature in traditional designs, opting instead for a more efficient and compact approach. The core of this compressor is its unique CMOS circuit configuration, which significantly reduces the number of transistors required.

No. of Pages: 21 No. of Claims: 7

# CONTINUED TO PART- 2