## (12) PATENT APPLICATION PUBLICATION (19) INDIA

(22) Date of filing of Application :24/12/2016

(43) Publication Date : 29/06/2018

(54) Title of the invention : QCA BASED STATIC RANDOM ACCESS MEMORY DESIGN WITH NOVEL INTERFACING CIRCUITRY

| (51) International classification             | :G06G<br>1/00 | (71)Name of Applicant :<br>1)CHITKARA UNIVERSITY               |
|-----------------------------------------------|---------------|----------------------------------------------------------------|
| (31) Priority Document No                     | :NA           | Address of Applicant : Chitkara University, Chandigarh-Patiala |
| (32) Priority Date                            | :NA           | National Highway (NH-64), Tehsil-Rajpura, District-Patiala.    |
| (33) Name of priority country                 | :NA           | Punjab-140401. Email-director@chitkara.edu.in Landline No-     |
| (86) International Application No             | :NA           | 01762-507084 Punjab India                                      |
| Filing Date                                   | :NA           | (72)Name of Inventor :                                         |
| (87) International Publication No             | : NA          | 1)KAUR RUPINDER                                                |
| (61) Patent of Addition to Application Number | :NA           | 2)DR. SALUJA NITIN                                             |
| Filing Date                                   | :NA           |                                                                |
| (62) Divisional to Application Number         | :NA           |                                                                |
| Filing Date                                   | :NA           |                                                                |

(57) Abstract :

Inventors have developed 32 X 64 bit QCA based SRAM using eleven input majority gates and successfully designed addressing circuitry i.e. 32:1 multiplexer and 5 X 32 decoders for the memory design. This newly developed 32 X 64 bit SRAM can be designed from lesser number of QCA cells thereby reducing the circuit complexity and lesser area is thus occupied as compared to the existing technology.

No. of Pages : 21 No. of Claims : 4